

## DESCRIPTION

The ES1887 *Audio*Drive<sup>®</sup> is a single mixed-signal chip that adds 16bit stereo sound and FM music synthesis to personal computers. It is equipped with an embedded microprocessor, a 20-voice ESFM<sup>™</sup> music synthesizer, 16-bit stereo wave Codec, 16-bit stereo music DAC, hardware master volume control, MPU-401 UART mode serial port, dual game ports, two serial port interfaces to an external DSP and an external wavetable music synthesizer, DMA control logic with FIFO, and ISA bus interface logic. There are three external stereo inputs (typically line, CD audio, and auxiliary line) and a mono input for a microphone. All of this is embodied in a single chip that can be designed into a motherboard, add-on card, or integrated into other peripheral cards such as voice/fax/ modem, VGA, LAN, I/O, and so forth.

The ES1887 *Audio*Drive<sup>®</sup> can record, compress, and play back voice, sound, and music with two built-in 6-channel symmetric mixer controls. It supports full-duplex operation for simultaneous record and playback using two DMA channels. One of these channels supports bidirectional, 8-bit programmed I/O or DMA data transfers and the other supports 8-bit or 16-bit DMA playback.

The MPU-401 hardware is for interfacing to an external MIDI serial port. The ES1887 music DAC allows the use of an external wave-table synthesizer through the ES1887's third serial port. The PC speaker volume can be controlled by software.

Two software address selection modes allow for BIOS Plug and Play configuration. The dual game ports support two joysticks both having X,Y resistor value settings and two pushbutton switches.

A DSP serial interface allows an external DSP to take over ADC or DAC resources.

Advanced power management features include suspend/resume from disk or host-independent, self-timed power-down and automatic wake-up.

The ES1887 is backward compatible and pin compatible with the ES1888.

The ES1887 *Audio*Drive<sup>®</sup> is available in an industry-standard 100pin Plastic Quad Flat Pack (PQFP) package.

# APPLICATIONS

- Business Audio
- Multimedia PCs
- PC Games
- Music Synthesis

## FEATURES

- Single, high-performance, mixed-signal, 16-bit stereo VLSI chip
- Supports enhanced telegaming architecture for Windows<sup>™</sup> and DOS game-over-modem
- High-quality, 20-voice ESFM™ music synthesizer
- Patented ESPCM<sup>®</sup> compression
- New configurable DMA supports demand transfer and F-type

#### **Record and Playback Features**

- · Record, compress, and play back voice, sound and music
- 16-bit stereo ADC and DAC
- Programmable sample rates from 4 kHz to 44.1 kHz for record and playback
- · Full-duplex operation for simultaneous record and playback
- 2- or 3-button hardware volume control for up, down, and mute

#### Inputs/Outputs

- 3 stereo inputs for line-in, CD audio, and auxiliary line-in, and a mono input for microphone
- 3 stereo DAC with independent sample rate and filter control for simultaneous game, music, and system playback digital data streams
- MPU-401 (UART mode) interface for wavetable synthesizers and MIDI devices
- Integrated dual game port
- Software address mapping and DMA and IRQ selections for BIOS Plug and Play
- Wavetable serial port interface for ES689/ES690 to access the music DAC
- Serial port interface to external DSP
- PC speaker input/output with volume control

### **Mixer Features**

- 6-channel playback mixer and 6-channel record mixer with stereo inputs for line, CD audio, auxiliary line, music synthesizer, digital audio (wave files), and a mono input for microphone
- Mixer-controlled record and playback with programmable 6-bit (64 step) logarithmic master volume control

#### Power

- Advanced power management with self-timed power-down, automatic wake-up, and suspend/resume to and from disk
- Supports 3.3 V or 5.0 V operation

### Compatibility

- Supports PC games and applications for Sound Blaster<sup>™</sup> and Sound Blaster<sup>™</sup> Pro
- Microsoft<sup>®</sup> Windows Sound System<sup>®</sup>
- Microsoft Windows<sup>®</sup>95 Hardware Design Guide Supplement

# **DIGITAL PIN DESCRIPTIONS**

| Name       | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                | Description                                                                                                                                                                                                                                                     |  |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VDDD       | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Digital supply voltage (3.0 to 5.5 V).                                                                                                                                                                                                                          |  |  |
| GNDD       | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Digital ground.                                                                                                                                                                                                                                                 |  |  |
| VOLDN      | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Active-low, volume decrease button input.                                                                                                                                                                                                                       |  |  |
| VOLUP      | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Active-low, volume increase button input.                                                                                                                                                                                                                       |  |  |
| MUTE       | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Active-low, mute toggle button input.                                                                                                                                                                                                                           |  |  |
| GPO0       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                  | The GPO0 output that is set low by external reset and<br>thereafter controlled by bit 0 of port 2x7H. Available to system software for power management or other applications.                                                                                  |  |  |
| GPO1       | 0                                                                                                                                                                                                                                                                                                                                                                                                                                  | Output that is set high by external reset and thereafter con-<br>trolled by bit 1 of port 2x7H. Available to system software<br>for power management or other applications.                                                                                     |  |  |
| MSI        | I                                                                                                                                                                                                                                                                                                                                                                                                                                  | MIDI serial input. Either MPU-401 or Sound Blaster for-<br>mats. Schmitt trigger input with internal pull-up resistor.                                                                                                                                          |  |  |
| MSO        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                  | MIDI serial data output.                                                                                                                                                                                                                                        |  |  |
| MCLK       | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Input with internal pull-up. Serial clock input from ES689/<br>ES690.                                                                                                                                                                                           |  |  |
| MSD        | I                                                                                                                                                                                                                                                                                                                                                                                                                                  | Input with internal pull-up. Serial data input from ES689/<br>ES690.                                                                                                                                                                                            |  |  |
| RESET      | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Active-high reset from ISA bus.                                                                                                                                                                                                                                 |  |  |
| XO         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                  | Crystal oscillator output.                                                                                                                                                                                                                                      |  |  |
| XI         | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Crystal oscillator input.                                                                                                                                                                                                                                       |  |  |
| IORB       | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Active-low, read strobe from ISA bus.                                                                                                                                                                                                                           |  |  |
| IOWB       | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Active-low, write strobe from ISA bus.                                                                                                                                                                                                                          |  |  |
| A[9:0]     | I                                                                                                                                                                                                                                                                                                                                                                                                                                  | Address inputs from ISA bus.                                                                                                                                                                                                                                    |  |  |
| A[11:10]   | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Address inputs from ISA bus. The ES1887 requires thes<br>pins to be low for all address decodes.                                                                                                                                                                |  |  |
| AEN        | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Active-low, address enable from ISA bus.                                                                                                                                                                                                                        |  |  |
| D[7:0]     | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                | Bidirectional data bus. These pins have weak pull-up devices to prevent these inputs from floating when not driven.                                                                                                                                             |  |  |
| D[15:8]    | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | High byte input data bus. This is used for the system DAC when the 16-bit DMA transfer mode is selected.                                                                                                                                                        |  |  |
| ENB245     | 0                                                                                                                                                                                                                                                                                                                                                                                                                                  | Active-low, output when the ES1887 is being read or writ-<br>ten to. Intended to be connected to the enable control of an<br>external 74LS245.                                                                                                                  |  |  |
| SW(A-D)    | Ι                                                                                                                                                                                                                                                                                                                                                                                                                                  | Four (A,B,C,D) active-low, joystick switch setting inputs.<br>These SW pins have an internal 2K pull-up resistor.                                                                                                                                               |  |  |
| T(A-D)     | I/O                                                                                                                                                                                                                                                                                                                                                                                                                                | Four (A,B,C,D) joystick timer pins. These pins connect to the X-Y positioning variable resistors for the two joysticks.                                                                                                                                         |  |  |
| AMODE      | I                                                                                                                                                                                                                                                                                                                                                                                                                                  | Input pin with pull-down device. The ES1887 is disabled<br>following a hardware reset and must be configured by one<br>of two methods (optioned by AMODE) of software address<br>selection:<br>0: Read-Sequence-Key method<br>1: System-Control-Register method |  |  |
| IRQ(A-E)   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                  | Five (A,B,C,D,E) active-high, interrupt requests to the IS.<br>bus. Unselected IRQ outputs are high impedance. IRQs<br>are software configurable.                                                                                                               |  |  |
| DRQ(A-D)   | O Four (A,B,C,D) active-high, DMA requests to the ISA bus.<br>Unselected DRQ outputs are high impedance. When DMA<br>is not active, the selected DRQ output has a pull-down<br>device that holds the DRQ line inactive unless another<br>device that shares the same DRQ line can source enough<br>current to make the DRQ line active. DRQs are software<br>configurable. Can be selected for 8-bit or 16-bit DMA trans-<br>fers. |                                                                                                                                                                                                                                                                 |  |  |
| DACKB(A-D) | I                                                                                                                                                                                                                                                                                                                                                                                                                                  | Four (A,B,C,D) active-low, DMA acknowledge inputs from the ISA bus.                                                                                                                                                                                             |  |  |

|                                             | Name   | I/O                                                                                                                              | Description                                                                                                                                                                      |  |  |  |
|---------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                             | PCSPKI | I                                                                                                                                | Normally low digital PC speaker signal input. This signal is<br>connected to an analog signal with volume control and<br>appears on analog output PCSPKO.                        |  |  |  |
|                                             | FSR    | Input with internal pull-down. Frame sync for receive data<br>from external DSP. Programmable for active-high or active-<br>low. |                                                                                                                                                                                  |  |  |  |
|                                             | FSX    | I                                                                                                                                | Input with internal pull-down. Frame sync for transmit request from external DSP. Programmable for active-high or active-low.                                                    |  |  |  |
|                                             |        |                                                                                                                                  | Input with internal pull-down. Serial data clock from exter-<br>nal DSP. Typically 2.048 MHz.                                                                                    |  |  |  |
| DR I Input with internal pull-down nal DSP. |        | I                                                                                                                                | Input with internal pull-down. Data receive pin from exter-<br>nal DSP.                                                                                                          |  |  |  |
|                                             | DX     | 0                                                                                                                                | Tri-state output. Data transmit to external DSP. High impedance when not transmitting.                                                                                           |  |  |  |
|                                             | SE     | Ι                                                                                                                                | Active-high to enable serial mode, i.e., enables an external DSP to control analog resources of the ES1887 through the DSP serial interface. This pin has an internal pull-down. |  |  |  |

## ANALOG PIN DESCRIPTIONS

| Name              | I/O | Description                                                                                                                                                                                                                                                                                                                 |  |  |  |
|-------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| VDDA              | I   | Analog supply voltage (4.5V to 5.5V). Should be greater than or equal to VDDD-0.3V.                                                                                                                                                                                                                                         |  |  |  |
| GNDA              | I   | Analog ground.                                                                                                                                                                                                                                                                                                              |  |  |  |
| MIC               | I   | Microphone input. MIC has an internal pull-up resistor to CMR.                                                                                                                                                                                                                                                              |  |  |  |
| LINE_L,<br>LINE_R | Ι   | Line inputs left and right. LINE_L, LINE_R have internal pull-up resistors to CMR.                                                                                                                                                                                                                                          |  |  |  |
| AUXA_L,<br>AUXA_R | I   | Auxiliary inputs left and right. AUXA_L, AUXA_R have<br>internal pull-up resistors to CMR. Normally intended for<br>connection to an internal or external CD-ROM analog<br>output.                                                                                                                                          |  |  |  |
| AUXB_L,<br>AUXB_R | I   | Auxiliary inputs left and right. AUXB_L, AUXB_R have<br>internal pull-up resistors to CMR. Normally intended for<br>connection to an external music synthesizer or other line<br>level music source. These pins have dual function with<br>FDXI and FDXO.                                                                   |  |  |  |
| FDXO              | 0   | Normally connected to CMR via an internal resistor. Can<br>be right channel DAC in DSP serial mode. Can be pro-<br>grammed to connect internal to FOUT_R during DSP<br>serial mode. This pin has dual function with AUXB_R.                                                                                                 |  |  |  |
| FDXI              | I   | Input with internal pull-up to CMR. Alternate input to left<br>channel filter stage in DSP serial mode. This pin has dual<br>function with AUXB_L.                                                                                                                                                                          |  |  |  |
| FOUT_L,<br>FOUT_R | 0   | Filter outputs left and right. AC coupled externally to CIN_L, CIN_R to remove DC offsets. These outputs have internal series resistors of about 5K ohms. Capacitors to analog ground on these pins can be used to create a low-pass filter pole that removes switching noise introduced by the switched-capacitor filters. |  |  |  |
| CIN_L,<br>CIN_R   | I   | Capacitive coupled inputs left and right. These inputs have internal pull-up resistors to CMR of approximately 50K ohms.                                                                                                                                                                                                    |  |  |  |
| VREF              | 0   | Reference generator resistor divider output. Should be bypassed to analog ground with .01 $\mu\text{F}$ capacitor in parallel.                                                                                                                                                                                              |  |  |  |
| CMR               | 0   | Buffered reference output. Should be bypassed to analog ground with a 47 $\mu F$ electrolytic capacitor with a 0.1 $\mu F$ capacitor in parallel.                                                                                                                                                                           |  |  |  |
| AOUT_L,<br>AOUT_R | 0   | Line level stereo outputs left and right.                                                                                                                                                                                                                                                                                   |  |  |  |
| PCSPKO            | 0   | Analog output of PCSPKI with volume control.                                                                                                                                                                                                                                                                                |  |  |  |

# DIGITAL CHARACTERISTICS

| Parameter | Pins                                                     | Min | Тур | Max | Unit<br>(conditions)                  |  |
|-----------|----------------------------------------------------------|-----|-----|-----|---------------------------------------|--|
| VIH1      | Input high voltage: All<br>except XI                     | 2.0 |     | V   | VDDD=min                              |  |
| VIH2      | Input high voltage: XI                                   | 3.0 |     | V   | VDDD=min                              |  |
| VIL       | Input low voltage                                        |     | 0.8 | V   | VDDD=max                              |  |
| VOL1      | Output low voltage: All<br>except D[7:0], DRQx,<br>IRQx  |     | 0.4 | V   | IOL=4mA,<br>VDDD=min                  |  |
| VOH1      | Output high voltage: All<br>except D[7:0], DRQx,<br>IRQx | 2.4 |     | V   | IOH=-3mA,<br>VDDD=max                 |  |
| VOL2      | Output low voltage,<br>D[7:0], DRQx, IRQx                |     | 0.4 | V   | IOL=16mA,<br>VDDD=min                 |  |
| VOH2      | Output high voltage,<br>D[7:0], DRQx, IRQx               | 2.4 |     | V   | IOH=-12mA,<br>VDDD=max                |  |
| VOL3      | Output low voltage,<br>Select DRQx when<br>DMA inactive  |     | 0.4 | V   | IOL=0.8mA                             |  |
| ICC1      | VDDD active                                              |     | 60  | mA  | VDDD=max<br>osc. rate at<br>14.32 MHz |  |
| ICC2      | VDDA active                                              |     | 40  | mA  | VDDA=max                              |  |

## **ANALOG CHARACTERISTICS**

| Parameter            | Pins                                                      | Min  | Тур  | Max          | Unit  |
|----------------------|-----------------------------------------------------------|------|------|--------------|-------|
| Reference<br>voltage | CMR, VREF<br>(VDDA=5.0V)                                  |      | 2.25 |              | V     |
| Input<br>impedance   | LINE_L, LINE_R,<br>AUXA_L, AUXA_R,<br>AUXB_L, AUXB_R, MIC | 30K  |      | 100K         | Ω     |
|                      | CIN_L, CIN_R                                              | 35K  | 50K  | 65K          | Ω     |
| Output<br>impedance  | FOUT_L, FOUT_R                                            | 3.5K | 5K   | 6.5K         | Ω     |
|                      | AOUT_L, AOUT_R<br>max load for full-scale<br>output range |      | 5K   |              | Ω     |
| Input voltage        | MIC                                                       | 10   |      | 125          | mVp-p |
| range                | LINE_L LINE_R,<br>AUXA_L, AUXA_R,<br>AUXB_L, AUXB_R       | 0.5  |      | VDDA<br>-1.0 | V     |
| Output voltage range | AOUT_L, AOUT_R<br>full-scale output range                 | 0.5  |      | VDDA<br>-1.0 | V     |
| Gain                 | Mic preamp                                                |      | 26   |              | dB    |

## PINOUT



# MAXIMUM RATINGS

| Rating                      | Symbol | Value         |  |
|-----------------------------|--------|---------------|--|
| Analog supply voltage       | VDDA   | -0.3 to 7.0 V |  |
| Digital supply voltage      | VDDD   | -0.3 to 7.0 V |  |
| Input voltage               | VIN    | -0.3 to 7.0 V |  |
| Operating temperature range | TA     | 0 to 70 °C    |  |
| Storage temperature range   | TSTG   | -50 to 125 °C |  |



# BUNDLED APPLICATIONS AND DRIVERS

- *Audio*Rack<sup>™</sup>
  - **Bundled Drivers** Microsoft Windows®95 Microsoft<sup>®</sup> Windows<sup>™</sup> 3.1 Microsoft Windows for Workgroups Microsoft Windows NT<sup>™</sup> 3.51 and 4.0 IBM<sup>®</sup> OS/2<sup>®</sup> Warp<sup>™</sup>

# SERVICE AND SUPPORT

- **Evaluation Kit**
- Manufacturing Kit
- **Reference Design**

#### TYPICAL APPLICATION ES1887 ISA Bus 78L05 Regulat +5V VDDA /DDD Ŧ GND GNDA GNDD RESET AUXA I CD In Left IRQ9 IRQ5 IRQA AUXA\_R CD In Right IRQB AUXB L < AuxB In Left IRQ7 IROC AUXB AuxB In Right IRQ10 IRQD LINE\_L Line In Left IRQ11 LINE R Line In Right DRQC DRQA DRQB FDX 〈 Mono In

DRQC DRQD DACKBA

DACKBB

DACKBC

DACKBD

A[11:0] AEN D[15:0]

IORB IOWB

VOLUP

VOLDN

MUTE

хı

хо

12

16

UP

14 31818 MHz

Ŧ

DOWN

MUTE

FDXC

MIC

CME

VREF

FOUT\_L CIN\_L

FOUT\_F

CIN F

AOUT\_I

AOUT F

PCSPKC

MSI MSC

SWA

SWP SWE SWC

ТΑ

Ľii

-M

Ŷ

Mono Out

To Stereo Amplifier

≷

Ŧ Ī DB15S

≺ Mic In

l

┉╇╼╟╼┰

-<u>M</u>\_\_\_\_



# IMPLEMENTATION PLATFORMS

• Desktop PCs

DRQ1

DRQ3 DRQ5

-DACK0

-DACK1

DACK3

-DACK5

Hardware

Volume Front Panel Controls

- Notebook PCs
- Motherboards
- **Multifunction Cards**
- Sound Cards
- Voice/Fax/Modem Cards



ESS Technology, Inc. 48401 Fremont Blvd. Fremont, CA 94538 Tel: 510-492-1088 Fax: 510-492-1098



(P) US Patent 4,214,125 and others, other patents pending. All specifications are subject to change without prior notice. ESFM<sup>™</sup>, ESPCM<sup>™</sup>, *Audio*Rack<sup>™</sup>, and *Audio*Drive<sup>®</sup> are registered trademarks of ESS Technology, Inc.

All other trademarks are owned by their respective holders.

Document Number: SAM0014 REV: B